CDCE925
具有 2.5V 或 3.3V LVCMOS 輸出的可編程 2-PLL VCXO 時鐘合成器
制造商:TI
產品信息
描述The CDCE925 and CDCEL925 are modular PLL-based low-cost, high-performance, programmable clock synthesizers, multipliers, and dividers. They generate up to five output clocks from a single input frequency. Each output can be programmed in-system for any clock frequency up to 230?MHz, using up to two independent configurable PLLs. The CDCEx925 has a separate output supply pin, VDDOUT, which is 1.8?V for CDCEL925 and 2.5?V to 3.3?V for CDCE925. The input accepts an external crystal or LVCMOS clock signal. In case of a crystal input, an on-chip load capacitor is adequate for most applications. The value of the load capacitor is programmable from 0 to 20?pF. Additionally, an on-chip VCXO is selectable which allows synchronization of the output frequency to an external control signal, that is, PWM signal. The deep M/N divider ratio allows the generation of zero-ppm audio/video, networking (WLAN, Bluetooth, Ethernet, GPS), or interface (USB, IEEE1394, memory stick) clocks from a 27-MHz reference input frequency, for example. All PLLs support SSC (spread-spectrum clocking). SSC can be center-spread or down-spread clocking, which is a common technique to reduce electromagnetic interference (EMI).Based on the PLL frequency and the divider settings, the internal loop filter components are automatically adjusted to achieve high stability and optimized jitter transfer characteristic of each PLL. The device supports nonvolatile EEPROM programming for easy customization of the device in the application. It is preset to a factory default configuration and can be reprogrammed to a different application configuration before it goes onto the PCB or reprogrammed by in-system programming. All device settings are programmable through the SDA/SCL bus, a 2-wire serial interface. Three, free programmable control inputs, S0, S1, and S2, can be used to select different frequencies, or change the SSC setting for lowering EMI, or other control features like outputs disable to low, outputs in high-impedance state, power down, PLL bypass, and so forth. The CDCx925 operates in a 1.8-V environment and in a temperature range of –40°C to 85°C.特性Member of Programmable Clock Generator Family CDCEx913: 1-PLL, 3 Outputs CDCEx925: 2-PLL, 5 Outputs CDCEx925: 3-PLL, 7 Outputs CDCEx949: 4-PLL, 9 OutputsIn-System Programmability and EEPROM Serial Programmable Volatile Register Nonvolatile EEPROM to Store Customer Settings Flexible Input Clocking Concept External Crystal: 8 MHz to 32 MHz On-Chip VCXO: Pull Range ±150 ppm Single-Ended LVCMOS Up to 160 MHz Free Selectable Output Frequency Up to 230??MHz Low-Noise PLL Core PLL Loop Filter Components Integrated Low Period Jitter (Typical 60 ps) Separate Output Supply Pins CDCE925: 3.3 V and 2.5 V CDCEL925: 1.8 V Flexible Clock Driver Three User-Definable Control Inputs [S0/S1/S2], for Example, SSC Selection, Frequency Switching, Output Enable, or Power Down Generates Highly Accurate Clocks for Video, Audio, USB, IEEE1394, RFID, Bluetooth?, WLAN, Ethernet?, and GPS Generates Common Clock Frequencies Used With TI-DaVinci?, OMAP?, DSPs Programmable SSC Modulation Enables 0-PPM Clock Generation 1.8-V Device Power Supply Wide Temperature Range: –40°C to 85°C Packaged in TSSOPDevelopment and Programming Kit for Easy PLL Design and Programming (TI Pro-Clock?)APPLICATIONSD-TVs, STBs, IP-STBs, DVD Players, DVD Recorders, and PrintersAll other trademarks are the property of their respective owners
電路圖、引腳圖和封裝圖
在線購買
技術資料
?CDCE18005可編程時鐘緩沖器技術文檔摘要該CDCE18005是一款高性能時鐘分配器,通過SPI接口具有高度可配置性,以及由片上EEPROM確定的可編程啟動模式。該CDCE18005專為數據轉換器和高速數字信號的緩沖時鐘而定制,可在50
2025-09-18
?CDCE62005 時鐘發(fā)生器芯片技術文檔總結CDCE62005是一款高性能時鐘發(fā)生器和分配器,具有低輸出 抖動、通過SPI接口實現高度可配置以及可編程啟動模式 由片上EEPROM確定。專為時鐘數據轉換器和高速定制 數字信號,該CDCE62005的抖動性能遠低于 1 ps RMS(10 kHz 至 20 MHz 集成帶寬)。
2025-09-18
2025-09-17
2025-09-17
2025-09-15
2025-09-13
EAC-C925A產品參數分析CPU : 200MHZ
內存 : 64MB SDRAM
存儲 : 32MB Nor Flash/128M NAND Flash
操作系統 : LINUX2.6.0/WinCE5.0
溫度等級 : 商業(yè)級 可定制寬溫
生命周期 : TBD
包裝方式 : 盒裝
2019-10-24
2024-06-28