購物車0制造商:ADI/AD
優(yōu)勢和特點
JESD204B (Subclass 1) coded serial digital outputs
Lane rates up to 16 Gbps
1.6 W total power at 1300 MSPS
800 mW per ADC channel
SNR = 65.6 dBFS at 172 MHz (1.59 V p-p input range)
SFDR = 78 dBFS at 172.3 MHz (1.59 V p-p input range)
Noise density
?153.9 dBFS/Hz (1.59 V p-p input range)
?155.6 dBFS/Hz (2.04 V p-p input range)
0.95 V, 1.8 V, and 2.5 V supply operation
No missing codes
Internal ADC voltage reference
Flexible input range
1.36 V p-p to 2.04 V p-p (1.59 V p-p typical)
2 GHz usable analog input full power bandwidth
>95 dB channel isolation/crosstalk
Amplitude detect bits for efficient AGC implementation
2 integrated digital downconverters per ADC channel
48-bit NCO
Programmable decimation rates
Differential clock input
SPI control
Integer clock divide by 2 and divide by 4
Flexible JESD204B lane configurations
On-chip dithering to improve small signal linerarity
產(chǎn)品詳情
The AD9695 is a dual, 14-bit, 1300 MSPS/625 MSPS analog-todigitalconverter (ADC). The device has an on-chip buffer and asample-and-hold circuit designed for low power, small size, andease of use. This product is designed to support communicationsapplications capable of direct sampling wide bandwidth analogsignals of up to 2 GHz. The ?3 dB bandwidth of the ADC inputis 2 GHz. The AD9695 is optimized for wide input bandwidth,high sampling rate, excellent linearity, and low power in a smallpackage.
The dual ADC cores feature a multistage, differential pipelinedarchitecture with integrated output error correction logic. EachADC features wide bandwidth inputs supporting a variety ofuser-selectable input ranges. An integrated voltage referenceeases design considerations. The analog input and clock signalsare differential inputs. The ADC data outputs are internallyconnected to four digital downconverters (DDCs) through acrossbar mux. Each DDC consists of multiple signal processingstages: a 48-bit frequency translator (numerically controlledoscillator (NCO)), and decimation filters. The NCO has the optionto select up to 16 preset bands over the general-purpose input/output (GPIO) pins, or use a coherent fast frequency hoppingmechanism for band selection. Operation of the AD9695 betweenthe DDC modes is selectable via SPI-programmable profiles.
In addition to the DDC blocks, the AD9695 has several functionsthat simplify the automatic gain control (AGC) function in acommunications receiver. The programmable threshold detectorallows monitoring of the incoming signal power using the fastdetect control bits in Register 0x0245 of the ADC. If the inputsignal level exceeds the programmable threshold, the fast detectindicator goes high. Because this threshold indicator has lowlatency, the user can quickly turn down the system gain to avoidan overrange condition at the ADC input. In addition to the fastdetect outputs, the AD9695 also offers signal monitoringcapability. The signal monitoring block provides additionalinformation about the signal being digitized by the ADC.
The user can configure the Subclasss 1 JESD204B-based highspeed serialized output using either one lane, two lanes, or fourlanes, depending on the DDC configuration and the acceptablelane rate of the receiving logic device. Multidevice synchronizationis supported through the SYSREF± and SYNCINB± input pins.The AD9695 has flexible power-down options that allowsignificant power savings when desired. All of these features canbe programmed using a 3-wire serial port interface (SPI) and orPDWN/STBY pin.
The AD9695 is available in a Pb-free, 64-lead LFCSP and isspecified over the ?40°C to +105°C junction temperature range.This product may be protected by one or more U.S. orinternational patents.
Note that, throughout this data sheet, multifunction pins, suchas FD_A/GPIO_A0, are referred to either by the entire pinname or by a single function of the pin, for example, FD_A,when only that function is relevant.
Product Highlights
Low power consumption per channel.
JESD204B lane rate support up to 16 Gbps.
Wide, full power bandwidth supports intermediate
frequency (IF) sampling of signals up to 2 GHz.Buffered inputs ease filter design and implementation.
Four integrated wideband decimation filters and NCO
blocks supporting multiband receivers.Programmable fast overrange detection.
On-chip temperature diode for system thermal management.
Applications
Communications
Diversity multiband, multimode digital receivers
3G/4G, TD-SCDMA, WCDMA, GSM, LTE
General-purpose software radios
Ultrawideband satellite receiver
Instrumentation
Oscilloscopes
Spectrum analyzers
Network analyzers
Integrated RF test solutions
Radar
Electronic support measures, electronic counter measures, and electronic counter-counter measures
High speed data acquisition systems
DOCSIS 3.0 CMTS upstream receive paths
Hybrid fiber coaxial digital reverse path receivers
Wideband digital predistortion

AD9695 引腳圖

AD9695電路圖
| 型號 | 制造商 | 描述 | 購買 |
|---|---|---|---|
| AD9695BCPZRL7-625 | - | - | 立即購買 |
| AD9695BCPZRL7-1300 | - | - | 立即購買 |
| AD9695BCPZ-625 | - | - | 立即購買 |
| AD9695BCPZ-1300 | - | - | 立即購買 |
電子發(fā)燒友網(wǎng)報道(文/黃山明)近期,據(jù)媒體報道,有中國半導體領域知名投資機構建廣資產(chǎn)相關人士透露,如果不按照協(xié)議在年底走完出售審批流程,英國政府將會強迫建廣資產(chǎn)出售其持有的全球USB橋接芯片龍頭企業(yè)FTDI(Future Technology Devices International)80.2%的股權。 ? 而這也是繼荷蘭安世半導體事件之后,又一起中國半導體海外投資的危機事件,巧合的是,建廣資產(chǎn)也曾主導收購安世半導體。而這一切,都要開始于2021年。 ? FTDI被迫出售 ? 2021年12月
電能質(zhì)量在線監(jiān)測裝置的權限管理通過“事前權限隔離、事中操作管控、事后審計追溯”全流程機制保障數(shù)據(jù)安全,核心圍繞 “最小權限、分級授權、操作留痕” 三大原則,結(jié)合電力行業(yè)數(shù)據(jù)安全規(guī)范(如 DL/T 1297-2013、GB/T 38636-2020),從賬號、權限、操作、審計四個維度構建安全防護體系,具體措施如下: 一、事前防范:賬號與權限的精細化隔離(從源頭控制風險) 1. 賬號安全機制(防止賬號被盜用 / 冒用) 強密碼策略強制管控: 密碼復雜度要求:
XSP01A快充協(xié)議芯片是一款集成USB Power Delivery(PD)2.0/3.0快充協(xié)議的USB-C/Type-C多功能取電芯片,支持從手機充電器/車充等電源上取電給產(chǎn)品供電,它具有廣泛的兼容性,支持華為、蘋果、三星、小米、倍思、OPPO等多家上百款PD協(xié)議充電器,支持取電5V、9V、12V、15V、20V。
意法半導體(ST)作為世界領先的半導體供應商,憑借多年的經(jīng)驗和先進的技術創(chuàng)新為客戶提供解決方案。豐富的產(chǎn)品類別,涵蓋汽車、工業(yè)、通信設備、計算機及外設以及個人電子終端市場。
在工業(yè)自動化與智能化日益普及的今天,傳感器作為連接物理世界與數(shù)字世界的橋梁,扮演著舉足輕重的角色。其中,槽型光電傳感器以其獨特的設計、高精度的檢測能力以及廣泛的應用場景,成為了工業(yè)自動化領域中的一顆璀璨明星。本文將深入探討槽型光電傳感器的創(chuàng)新應用及其卓越性能,揭示其在提升生產(chǎn)效率、保障產(chǎn)品質(zhì)量方面的獨特價值。
近日,福布斯中國正式發(fā)布“2025中國創(chuàng)新力企業(yè)50強”榜單。在人工智能浪潮下,瀾起科技憑借其在數(shù)據(jù)中心高速互連芯片領域的持續(xù)創(chuàng)新與市場領先地位,繼2023年首次入選后,于2025年再度成功入選該權威榜單。此次再度登榜,標志著公司的創(chuàng)新實力獲得了市場與權威機構的持續(xù)驗證與高度認可。
近日,上海見證了一場科技界的強強聯(lián)合——行芯、EDA2與華為云共同宣布簽署了一項具有深遠影響的戰(zhàn)略合作框架協(xié)議。此次合作標志著三方在EDA(電子設計自動化)評測領域邁出了堅實的一步,旨在通過優(yōu)勢互補,實現(xiàn)互利共贏的新局面。
探索MAX253:隔離式RS - 485接口的變壓器驅(qū)動解決方案 在電子設備的設計中,隔離式通信接口的需求日益增長,尤其是在工業(yè)通信和控制領域。MAX253作為一款專門為隔離式RS - 485或RS - 232數(shù)據(jù)接口提供隔離電源的變壓器驅(qū)動器,正逐漸成為工程師們的得力助手。今天,我們就來深入了解一下MAX253的特點、應用以及設計要點。 文件下載: MAX253CUA+.pdf 一、MAX253的基本特性 1. 功能概述 MAX253是一款單芯片振蕩器/功率驅(qū)動器,它可以從5V或3.3V直流電源驅(qū)動中心抽頭
| ADA4075-2 | ADL5536 | ADM6319 | ADG1606 |
| AD7849 | AD9576 | ADA4528-2 | ADUM141D |
| AD10465 | AD7798 | AD8231 | ADM4210 |
| ADUM2251 | AD5671R | ATA663354 | AD8505 |
| ADP170 | ADA4897-1 | ADS7826 | ADL5902 |